1. Find the value of the dc bias current I for which the transistor in the following circuit is at the border point between triode and saturation regions. Assume  $\lambda = 0$ ,  $V_{TH} = 0.6V$ ,  $\mu_n C_{ox} = 180 \ \mu A/V^2$ ,  $(W/L)_{NMOS} = 30, R_D = 0.8k\Omega.$ 



Boundary of Saturation/Triode Region:

$$V_{GS} - V_{+h} = V_{DS} \longrightarrow V_{GS} - V_{DS} = V_{+h}$$

$$V_{GD} = V_{HA}$$

$$R_0I = 0.6V \rightarrow 0.8k\Omega I = 0.6V$$

## **2.** Using the following device parameters:

 $\lambda = \gamma = 0, \ V_{TH0(NMOS)} = 0.5V, \ V_{TH0(PMOS)} = -0.6V, \ \mu_n C_{ox} = 200 \ \mu A/V^2, \ and \ \mu_p C_{ox} = 100 \ \mu A/V^2, \ in the following circuit assume that all transistors are operating in the saturation region. Also, assume that <math>V_{DD} = 3V$ ,  $V_{bias3} = 1.9V$ ,  $(W/L)_1 = 10$ , and  $(W/L)_3 = 40$ .



- a) Find  $V_{\text{bias}1}$  such that the bias current of  $M_1$  is  $I_1$ =1mA.
- b) For  $I_1=1$  mA, find  $(W/L)_2$  such that the magnitude of the small-signal gain of the circuit is 2.

- **3.** Design a common-source amplifier with a resistive load based on the schematic shown below with the following design specifications:
  - $V_{DD}=1.8V$
  - Transistor  $M_1$  is in saturation
  - The minimum possible output voltage to keep M<sub>1</sub> in saturation is 0.2V
  - Total power consumption of the amplifier is 0.9mW
  - Absolute value of gain of 10
  - L=0.4µm for the transistor

The technology parameters are:

$$\lambda_{(NMOS)} = 0$$
,  $\gamma = 0$ ,  $V_{DD} = 1.8V$ ,  $V_{TH(NMOS)} = 0.4V$ ,  $\mu_n C_{ox} = 1$  mA/V<sup>2</sup>.



Find the following values:

- 1) DC level of the input
- 2) Width (W<sub>1</sub>) of transistor M<sub>1</sub>
- 3) R<sub>D</sub>
- 4) Nominal dc level (bias level) of the output node
- 5) Maximum output signal swing for a symmetric output signal